1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2017-2018 NXP
4  */
5 
6 #ifndef __LS1088_COMMON_H
7 #define __LS1088_COMMON_H
8 
9 /* SPL build */
10 #ifdef CONFIG_XPL_BUILD
11 #define SPL_NO_BOARDINFO
12 #define SPL_NO_QIXIS
13 #define SPL_NO_PCI
14 #define SPL_NO_ENV
15 #define SPL_NO_RTC
16 #define SPL_NO_USB
17 #define SPL_NO_SATA
18 #define SPL_NO_QSPI
19 #define SPL_NO_IFC
20 #endif
21 
22 #include <asm/arch/stream_id_lsch3.h>
23 #include <asm/arch/config.h>
24 #include <asm/arch/soc.h>
25 
26 #define LS1088ARDB_PB_BOARD            0x4A
27 /* Link Definitions */
28 
29 /* Link Definitions */
30 #define CFG_SYS_FSL_QSPI_BASE	0x20000000
31 
32 #define CFG_SYS_DDR_SDRAM_BASE	0x80000000UL
33 #define CFG_SYS_FSL_DDR_SDRAM_BASE_PHY	0
34 #define CFG_SYS_SDRAM_BASE		CFG_SYS_DDR_SDRAM_BASE
35 #define CFG_SYS_DDR_BLOCK2_BASE	0x8080000000ULL
36 /*
37  * SMP Definitinos
38  */
39 #define CPU_RELEASE_ADDR		secondary_boot_addr
40 
41 /* GPIO */
42 
43 /* I2C */
44 
45 /* Serial Port */
46 #define CFG_SYS_NS16550_CLK          (get_bus_freq(0) / 2)
47 
48 /*
49  * During booting, IFC is mapped at the region of 0x30000000.
50  * But this region is limited to 256MB. To accommodate NOR, promjet
51  * and FPGA. This region is divided as below:
52  * 0x30000000 - 0x37ffffff : 128MB : NOR flash
53  * 0x38000000 - 0x3BFFFFFF : 64MB  : Promjet
54  * 0x3C000000 - 0x40000000 : 64MB  : FPGA etc
55  *
56  * To accommodate bigger NOR flash and other devices, we will map IFC
57  * chip selects to as below:
58  * 0x5_1000_0000..0x5_1fff_ffff	Memory Hole
59  * 0x5_2000_0000..0x5_3fff_ffff	IFC CSx (FPGA, NAND and others 512MB)
60  * 0x5_4000_0000..0x5_7fff_ffff	ASIC or others 1GB
61  * 0x5_8000_0000..0x5_bfff_ffff	IFC CS0 1GB (NOR/Promjet)
62  * 0x5_C000_0000..0x5_ffff_ffff	IFC CS1 1GB (NOR/Promjet)
63  *
64  * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
65  * CFG_SYS_FLASH_BASE has the final address (core view)
66  * CFG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
67  * CFG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
68  * CONFIG_TEXT_BASE is linked to 0x30000000 for booting
69  */
70 
71 #define CFG_SYS_FLASH_BASE			0x580000000ULL
72 #define CFG_SYS_FLASH_BASE_PHYS		0x80000000
73 #define CFG_SYS_FLASH_BASE_PHYS_EARLY	0x00000000
74 
75 #define CFG_SYS_FLASH1_BASE_PHYS		0xC0000000
76 #define CFG_SYS_FLASH1_BASE_PHYS_EARLY	0x8000000
77 
78 #ifndef __ASSEMBLY__
79 unsigned long long get_qixis_addr(void);
80 #endif
81 
82 #define QIXIS_BASE				get_qixis_addr()
83 #define QIXIS_BASE_PHYS				0x20000000
84 #define QIXIS_BASE_PHYS_EARLY			0xC000000
85 
86 #define CFG_SYS_NAND_BASE			0x530000000ULL
87 #define CFG_SYS_NAND_BASE_PHYS		0x30000000
88 
89 /* MC firmware */
90 /* TODO Actual DPL max length needs to be confirmed with the MC FW team */
91 #define CFG_SYS_LS_MC_DPC_MAX_LENGTH	    0x20000
92 #define CFG_SYS_LS_MC_DRAM_DPC_OFFSET    0x00F00000
93 #define CFG_SYS_LS_MC_DPL_MAX_LENGTH	    0x20000
94 #define CFG_SYS_LS_MC_DRAM_DPL_OFFSET    0x00F20000
95 #define CFG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH	0x200000
96 #define CFG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET	0x07000000
97 
98 /*
99  * Carve out a DDR region which will not be used by u-boot/Linux
100  *
101  * It will be used by MC and Debug Server. The MC region must be
102  * 512MB aligned, so the min size to hide is 512MB.
103  */
104 
105 #if defined(CONFIG_FSL_MC_ENET)
106 #define CFG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE		(128UL * 1024 * 1024)
107 #endif
108 
109 /* Miscellaneous configurable options */
110 
111 /* Physical Memory Map */
112 
113 #define HWCONFIG_BUFFER_SIZE		128
114 
115 #ifndef SPL_NO_ENV
116 /* Initial environment variables */
117 #define CFG_EXTRA_ENV_SETTINGS		\
118 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
119 	"loadaddr=0x80100000\0"			\
120 	"kernel_addr=0x100000\0"		\
121 	"ramdisk_addr=0x800000\0"		\
122 	"ramdisk_size=0x2000000\0"		\
123 	"fdt_high=0xa0000000\0"			\
124 	"initrd_high=0xffffffffffffffff\0"	\
125 	"kernel_start=0x581000000\0"		\
126 	"kernel_load=0xa0000000\0"		\
127 	"kernel_size=0x2800000\0"		\
128 	"console=ttyAMA0,38400n8\0"		\
129 	"mcinitcmd=fsl_mc start mc 0x580a00000"	\
130 	" 0x580e00000 \0"
131 #endif
132 
133 #endif /* __LS1088_COMMON_H */
134